Please use this identifier to cite or link to this item: https://scholarhub.balamand.edu.lb/handle/uob/706
DC FieldValueLanguage
dc.contributor.authorHalabi, Bassem Alen_US
dc.contributor.authorMalluhi, Qutaibahen_US
dc.contributor.authorAyoubi, Raficen_US
dc.date.accessioned2020-12-23T08:35:21Z-
dc.date.available2020-12-23T08:35:21Z-
dc.date.issued2002-
dc.identifier.urihttps://scholarhub.balamand.edu.lb/handle/uob/706-
dc.description.abstractIn this research, we devised a new simple technique for statically holding analog weights, which does not require periodic refreshing. It further contains a mechanism to locally update the weights from the analog back-propagation signals for fast on-chip learning. In this circuit, the weight is stored as a 5-bit digital number, which controls the gates of five pass transistors allowing five binary-weighted (1,2,4,8,16) voltage references to integrate at a voltage adder. The output of the voltage adder is the analog weight. The 5-bit register is designed as an up/down counter so that every pulse on the up/down input will increase/decrease the weight by one level out of 32 possible levels. The learning circuit takes the analog graded error signal and generates two pulse streams for up/down counting depending on the sign of the error signal. The duration of the pulse stream is proportional to the magnitude of the error signal. This complete modular synaptic body (storage and learning technique) is appropriate for large scaleable analog VLSI neural networks because it handles recall and learning operations at the same speed with full parallelism.en_US
dc.language.isoengen_US
dc.publisherIEEEen_US
dc.subjectAnalogue processing circuitsen_US
dc.subjectAnalogue storageen_US
dc.subjectNeural chipsen_US
dc.subjectBackpropagationen_US
dc.subject.lcshVLSI (Technology)en_US
dc.titleNon-refreshing analog neural storage tailored for on-chip learningen_US
dc.typeConference Paperen_US
dc.relation.conferenceGreat Lakes Symposium on VLSI (8th : 21-21 Feb. 1998 : Lafayette, LA, USA)en_US
dc.contributor.affiliationDepartment of Computer Engineeringen_US
dc.date.catalogued2018-01-11-
dc.description.statusPublisheden_US
dc.identifier.ezproxyURLhttp://ezsecureaccess.balamand.edu.lb/login?url=http://ieeexplore.ieee.org/document/665220/en_US
dc.identifier.OlibID176327-
dc.relation.ispartoftextProceedings of the 8th Great Lakes Symposuim on VLSIen_US
dc.provenance.recordsourceOliben_US
crisitem.author.parentorgFaculty of Engineering-
Appears in Collections:Department of Computer Engineering
Show simple item record

Record view(s)

66
checked on Nov 21, 2024

Google ScholarTM

Check


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.