Please use this identifier to cite or link to this item: https://scholarhub.balamand.edu.lb/handle/uob/4965
DC FieldValueLanguage
dc.contributor.authorAkkad, G.en_US
dc.contributor.authorMansour, Alien_US
dc.contributor.authorElHassan, Bacharen_US
dc.contributor.authorInaty, Elieen_US
dc.contributor.authorAyoubi, Raficen_US
dc.date.accessioned2021-02-08T21:58:40Z-
dc.date.available2021-02-08T21:58:40Z-
dc.date.issued2021-
dc.identifier.isbn9789082797053-
dc.identifier.issn22195491-
dc.identifier.urihttps://scholarhub.balamand.edu.lb/handle/uob/4965-
dc.description.abstract© 2021 European Signal Processing Conference, EUSIPCO. All rights reserved. Modern wireless communication systems have tighten the requirements of adaptive beamformers when implemented on Field Programmable Gate Array (FPGA). The set requirements imposed additional constraints such as designing a high throughput, low complexity system with fast convergence and low steady state error. Recently, a parallel multi-stage least mean square (pLMS) structure is proposed to mitigate the listed constraints. pLMS is a two stages least mean square (LMS) operating in parallel and connected by an error feedback. To form the total pLMS error, the second LMS stage (LMS2) error is delayed by one sample and fed-back to combine with that of the first LMS stage (LMS1). pLMS provides accelerated convergence while maintaining minimal steady state error and a computational complexity of order O(N), where N represent the number of antenna elements. However, pipelining the pLMS structure is still difficult due to the LMS coefficient update loop. Thus, in this paper, we propose the application of the delay and sum relaxed look ahead technique to design a high throughput pipelined hardware architecture for the pLMS. Hence, the delayed pLMS (DpLMS) is obtained. Simulation and synthesis result, highlight the superior performance of the DpLMS in presenting a high throughput architecture while preserving accelerated convergence, low steady state error and low computational complexity. DpLMS operates at a maximum frequency of 208.33 MHz and is obtained at the cost of a marginal increase in resource requirements, i.e. additional delay registers compared to the original pLMS design.en_US
dc.language.isoengen_US
dc.subjectLMSen_US
dc.subjectParallel LMSen_US
dc.subjectRelaxed Look-Aheaden_US
dc.subjectFPGAen_US
dc.subjectAntenna arrayen_US
dc.subjectAdaptive Beamformingen_US
dc.titleTwo stages parallel LMS structure: A pipelined hardware architectureen_US
dc.typeConference Paperen_US
dc.relation.conference28th European Signal Processing Conference (EUSIPCO)en_US
dc.identifier.doi10.23919/Eusipco47968.2020.9287770-
dc.identifier.scopus2-s2.0-85099319678-
dc.identifier.urlhttps://api.elsevier.com/content/abstract/scopus_id/85099319678-
dc.contributor.affiliationDepartment of Computer Engineeringen_US
dc.contributor.affiliationDepartment of Computer Engineeringen_US
dc.description.startpage2363en_US
dc.description.endpage2367en_US
dc.date.catalogued2021-01-25-
dc.description.statusPublisheden_US
dc.identifier.ezproxyURLhttp://ezsecureaccess.balamand.edu.lb/login?url=https://ieeexplore.ieee.org/document/9287770en_US
dc.relation.ispartoftextInstitute of Electrical and Electronics Engineersen_US
crisitem.author.parentorgFaculty of Engineering-
Appears in Collections:Department of Computer Engineering
Show simple item record

SCOPUSTM   
Citations

1
checked on Nov 23, 2024

Record view(s)

92
checked on Nov 24, 2024

Google ScholarTM

Check

Altmetric

Altmetric


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.